Analog-counter-based conscience mechanism in Kohonen's neural network implemented in CMOS 0.18 μm technology
[ 1 ] Katedra Inżynierii Komputerowej (KIk), Wydział Informatyki i Zarządzania, Politechnika Poznańska
2006
referat
angielski
EN In this study, we present a hardware implementation of the conscience mechanism in Kohonen self-organizing maps. The proposed realization of the conscience mechanism is important to the functioning of the neural network as it eliminates so-called dead (inactive) neurons. As a result the network learning, the level quantization error can be reduced. The conscience mechanism and the Winner Take All (WTA) block have been implemented in 0.18 μm CMOS process. The implementation of the conscience mechanism itself occupies 1200 μm2 and its maximum power consumption is 9.5 μW. The WTA block together with the conscience mechanism occupies 0.024 mm2 and dissipates 55 μ W.
420 - 425