Depending on the amount of data to process, file generation may take longer.

If it takes too long to generate, you can limit the data by, for example, reducing the range of years.

Chapter

Download BibTeX

Title

A bit-serial implementation of mode decision algorithm for AVC encoders

Authors

[ 1 ] Instytut Elektroniki i Telekomunikacji (IEt), Wydział Elektryczny, Politechnika Poznańska | [ P ] employee

Year of publication

2006

Chapter type

paper

Publication language

english

Abstract

EN The paper presents a new and efficient architecture for H.264/AVC video encoder control. The architecture of mode decision and cost estimation module is implemented with the use of bit-serial arithmetic and provides pipelined processing of image blocks. The module is designed to support FPGA devices. It has been shown that the design is capable to perform at a very low clock speed, thus it is a suitable solution for wireless communications. The proposed modules have been implemented in Verilog HDL and synthesized for a Xilinx Virtex II family device.

Pages (from - to)

3842 - 3845

DOI

10.1109/ISCAS.2006.1693466

URL

https://ieeexplore.ieee.org/document/1693466

Comments

Dokument elektroniczny

Book

ISCAS 2006 : 2006 IEEE International Symposium on Circuits and Systems : Circuits and systems : at crossroads of life and technology : proceedings : 21-24 May 2006, Island of Kos, Greece

Presented on

2006 IEEE International Symposium on Circuits and Systems ISCAS 2006, 21-24.05.2006, Kos Island, Greece

This website uses cookies to remember the authenticated session of the user. For more information, read about Cookies and Privacy Policy.