Depending on the amount of data to process, file generation may take longer.

If it takes too long to generate, you can limit the data by, for example, reducing the range of years.

Chapter

Download BibTeX

Title

Reconfigurable architecture of AVC/H.264 integer transform

Authors

[ 1 ] Instytut Elektroniki i Telekomunikacji (IEt), Wydział Elektryczny, Politechnika Poznańska | [ P ] employee

Year of publication

2006

Chapter type

paper

Publication language

english

Abstract

EN The paper presents an original reconfigurable architecture of inverse integer transformation for H.264/AVC decoder. Proposed design can perform integer 4×4, 8×8 and Hadamard inverse transform including inverse quantization process as well. The design exploits pipelined architecture and supports FPGA devices. Simulation result indicates that proposed structure is characterized by low implementation cost and high efficiency. Final synthesis and test has been made for Xilinx Virtex family devices.

URL

https://ieeexplore.ieee.org/document/7071580

Comments

Dokument elektroniczny

Book

14th European Signal Processing Conference EUSIPCO 2006

Presented on

14th European Signal Processing Conference EUSIPCO 2006, 4-8.09.2006, Florence, Italy

This website uses cookies to remember the authenticated session of the user. For more information, read about Cookies and Privacy Policy.