Depending on the amount of data to process, file generation may take longer.

If it takes too long to generate, you can limit the data by, for example, reducing the range of years.

Article

Download file Download BibTeX

Title

Pipelined division of signed numbers with the use of residue arithmetic for small number range with the programmable gate array

Authors

Year of publication

2013

Published in

Poznan University of Technology Academic Journals. Electrical Engineering

Journal year: 2013 | Journal number: Issue 76

Article type

scientific article

Publication language

english

Keywords
EN
  • pipelining
  • residue number system
  • RNS
  • residue arithmetic
Abstract

EN In this work an architecture of the pipelined signed residue divider for the small number range is presented. Its operation is based on reciprocal calculation and multiplication by the dividend. The divisor in the signed binary form is used to compute the approximated reciprocal in the residue form by the table look-up. In order to limit the look-up table address an algoritm based on segmentation of the divisor into two segments is used. The approximate reciprocal transformed to residue representation with the proper sign is stored in look-up tables. During operation it is multiplied by the dividend in the residue form and subsequently scaled. The pipelined realization of the divider in the FPGA environment is also shown.

Pages (from - to)

117 - 126

Presented on

Computer Applications in Electrical Engineering 2013, 15-16.04.2013, Poznań, Polska

Full text of article

Download file

Access level to full text

public

Ministry points / journal

9

This website uses cookies to remember the authenticated session of the user. For more information, read about Cookies and Privacy Policy.