Depending on the amount of data to process, file generation may take longer.

If it takes too long to generate, you can limit the data by, for example, reducing the range of years.

Article

Download file Download BibTeX

Title

High level synthesis in FPGA of TCS/RNS converter

Authors

Year of publication

2017

Published in

Poznan University of Technology Academic Journals. Electrical Engineering

Journal year: 2017 | Journal number: Issue 91

Article type

scientific article

Publication language

english

Keywords
EN
  • high-level synthesis
  • residue number system
  • FPGA
  • C++ language
  • two's complement–to–residue converter
Abstract

EN The work presents the design process of the TCS/RNS (two's complement–to– residue) converter in Xilinx FPGA with the use of HLS approach. This new approach allows for the design of dedicated FPGA circuits using high level languages such as C++ language. Such approach replaces, to some extent, much more tedious design with VHDL or Verilog and facilitates the design process. The algorithm realized by the given hardware circuit is represented as the program in C++. The performed design experiments had to show whether the obtained structures of TCS/RNS converter are acceptable with respect to speed and hardware complexity. The other aim of the work was to examine whether it is enough to write the program in C++ with the use of basic arithmetic operators or bit–level description is necessary. Finally, we present the discussion of results of the TCS/RNS converter design in Xilinx Vivado HLS environment.

Pages (from - to)

143 - 154

DOI

10.21008/j.1897-0737.2017.91.0014

Full text of article

Download file

Access level to full text

public

Ministry points / journal

9

Ministry points / journal in years 2017-2021

9

This website uses cookies to remember the authenticated session of the user. For more information, read about Cookies and Privacy Policy.