Depending on the amount of data to process, file generation may take longer.

If it takes too long to generate, you can limit the data by, for example, reducing the range of years.

Chapter

Download BibTeX

Title

On using implied values in EDT-based test compression

Authors

[ 1 ] Katedra Radiokomunikacji, Wydział Elektroniki i Telekomunikacji, Politechnika Poznańska | [ P ] employee

Year of publication

2014

Chapter type

paper

Publication language

english

Keywords
EN
  • design for testability
  • scan-based test
  • test data compression
Abstract

EN On-chip test compression has quickly established itself as one of the mainstream design-for-test (DFT) methodologies. It assumes that a tester delivers test patterns in a compressed form, and on-chip decompressors expand them into actual data loaded into scan chains. This paper presents a new and comprehensive method to boost performance of sequential test compression and ATPG operations. The approach is primarily aimed at reducing CPU time associated with generating and compressing test patterns. It prevents ATPG from assigning specified values to many inputs in order to cut down a time-consuming backtracking process needed to resolve conflicts leading to compression aborts. The proposed scheme efficiently combines test compression constraints with ATPG. Experimental results obtained for industrial designs illustrate feasibility of the proposed scheme and are reported herein.

Pages (from - to)

1 - 6

URL

https://ieeexplore.ieee.org/document/6881338

Book

51st ACM/EDAC/IEEE Design Automation Conference (DAC), 2014, San Francisco, CA, 1-5 June 2014

Presented on

51st ACM/EDAC/IEEE Design Automation Conference (DAC), 2014, 1-5.06.2014, San Francisco, United States

Publication indexed in

WoS (15)

This website uses cookies to remember the authenticated session of the user. For more information, read about Cookies and Privacy Policy.