Depending on the amount of data to process, file generation may take longer.

If it takes too long to generate, you can limit the data by, for example, reducing the range of years.

Chapter

Download BibTeX

Title

Test point insertion in hybrid test compression/LBIST architectures

Authors

[ 1 ] Wydział Elektroniki i Telekomunikacji, Politechnika Poznańska | [ P ] employee | [ D ] phd student

Year of publication

2016

Chapter type

paper

Publication language

english

Keywords
EN
  • logic gates
  • circuit faults
  • built-in self-test
  • system-on-chip
  • silicon
  • automotive engineering
  • discrete fourier transforms
Abstract

EN Logic built-in self-test (LBIST), originally introduced for board, system, and in-field tests, is now being increasingly used with on-chip test compression. This hybrid approach allows LBIST to become a complementary solution for in-system test, where high quality, low power, low silicon area, and most importantly short test application time are key factors affecting ICs that are targeted for safety-critical and automotive systems. Test points are common in BIST-ready designs where they play a key role in reducing both test application time given a test coverage goal and the overall silicon overhead so that one can get a desired coverage with the minimal number of patterns. Unfortunately, these test points are typically dysfunctional when enabled in an ATPG-based test compression mode. Similarly, test points used to reduce ATPG-based test pattern counts cannot guarantee desired random testability. Incompatibility of both types of test points has motivated research presented in this paper. We present a novel hybrid test point technology designed to both reduce deterministic pattern counts and improve fault detection likelihood by means of the same minimal set of test points. Experimental results obtained for large industrial designs illustrate feasibility of the proposed hybrid test points and are reported herein.

Pages (from - to)

1 - 10

DOI

10.1109/TEST.2016.7805826

URL

https://ieeexplore.ieee.org/document/7805826

Book

2016 IEEE International Test Conference (ITC)

Presented on

47th IEEE International Test Conference, ITC 2016, 15-17.11.2016, Fort Worth, USA

This website uses cookies to remember the authenticated session of the user. For more information, read about Cookies and Privacy Policy.